#### **Advanced Analog Integrated Circuits**

# Operational Transconductance Amplifier I & Step Response

Bernhard E. Boser University of California, Berkeley <u>boser@eecs.berkeley.edu</u>

Copyright © 2016 by Bernhard Boser

# **High-Level View**





- Transistors are transconductors
- Some OTA designs consist of >40 transistors
  - Only few (typically 1 ... 2) provide the transconductance in the signal path
  - The rest is support, e.g.
    - increasing low frequency gain
    - output voltage range
    - biasing
- Hierarchical design strategies are imperative
  - Unless you like nodal equations for 40 transistors …

### **Divide and Conquer**



# In SC Circuit



# In SC Circuit



Amplifier is active only in  $\phi_2$ :



#### **Capacitive Feedback ... Simulation**



 $R_{sx} \cong 20 \ \text{G}\Omega$ 

### **Small-Signal Model**



Absorb  $C_{gd}$ ,  $C_{db}$ , etc. in  $C_f$ ,  $C_L$ , ...

#### **Advanced Analog Integrated Circuits**

# Loop-Gain & Stability

Bernhard E. Boser University of California, Berkeley <u>boser@eecs.berkeley.edu</u>

Copyright © 2016 by Bernhard Boser

# Model



#### **Loop-Gain Analysis**



# Loop-Gain T(s)



Feedback factor 
$$\beta = \frac{v_x}{v_o} = \frac{C_f}{C_f + C_s + C_x} \neq \frac{1}{a_{vo}}$$
  
Effective Load Capacitance  $C_{Ltot} = C_L + (1 - \beta)C_f$ 

### Frequency Response of T(s)



#### **Advanced Analog Integrated Circuits**

### **Closed-Loop Response**

Bernhard E. Boser University of California, Berkeley <u>boser@eecs.berkeley.edu</u>

Copyright © 2016 by Bernhard Boser

# **Closed-Loop Analysis**



**Feedback-Only Model** 

#### **Generalized Model**



Ref: P. Hurst, "A comparison of two approaches to feedback circuit analysis," IEEE Trans. edu., Aug. 1992, pp. 253-261.

#### **Closed-Loop Transfer Function**



 $A_{\infty}$ 



d



#### **Closed-Loop Gain**



#### **Advanced Analog Integrated Circuits**

# Stability and T(s) with Simulator

Bernhard E. Boser University of California, Berkeley <u>boser@eecs.berkeley.edu</u>

Copyright © 2016 by Bernhard Boser

# T(s) Verification with Simulator

- Infinite impedance point to break loop usually not accessible
  - E.g. inside transistor



### Workaround (Don't do this!)



#### **General Problem**

Any "single loop" feedback circuit can be represented as:



 $T(s) = g_m \frac{Z_1 \cdot Z_2}{Z_1 + Z_2}$ 

Breakpoint at ideal source is not available. But there is a breakpoint "between finite impedances"

### **Middlebrook Double Injection Method**



- No "DC" break in the loop, all loading effects covered.
- Measure  $T_{\nu}$  and  $T_{i}$ , then calculate actual T
- Variant implemented in many simulators, e.g. stb-analysis in Spectre

#### SPICE

### **Multiple Feedback Loops**

- Break all loops at a single point
- If such a point does not exist: [Bode 45]

"If a circuit is stable when all its tubes have their nominal gains, the total number of clockwise and counterclockwise encirclements of the critical point must be equal to each other in the series of Nyquist diagrams for the individual tubes obtained by beginning with all tubes dead and restoring the tubes successively in any order to their nominal gains"

- Suggestion: take a controls class if your circuit depends on this!

# **Nonlinearities**

 Real circuits are nonlinear – frequency response depends on signal amplitude. Bode:

"... thus the circuit may sing when the tubes begin to lose their gain because of age, and it may also sing, instead of behaving as it should, when the gain increases from zero as power is supplied to the circuit ..."

- Always run a "large signal" transient analysis for a complete stability check!
  - With realistic (large) signal amplitudes including overload
  - Power supply ramping. Is a special order required?

### **Advanced Analog Integrated Circuits**

# Settling

#### Bernhard E. Boser University of California, Berkeley <u>boser@eecs.berkeley.edu</u>

Copyright © 2016 by Bernhard Boser

#### **Step Response**



#### **Closed-Loop Gain**



• Use favorite analysis method, e.g. return-ratio analysis\*, nodal analysis, ...

$$A(s) = \frac{V_o(s)}{V_i(s)} = -\frac{C_s}{C_f} \frac{1 - s\frac{C_f}{g_m}}{1 + s\frac{C_{Ltot}}{\beta g_m}} = -\frac{C_s}{C_f} \frac{1 - \frac{s}{z}}{1 - \frac{s}{p}}$$

$$\omega_p = \frac{\beta g_m}{C_{Ltot}} \cong \omega_{-3dB \text{ of } A(s)} = \omega_u \text{ of } T(s)$$

$$\omega_z = \frac{g_m}{C_f}$$

$$\frac{\omega_z}{\omega_p} = \frac{C_{Ltot}}{\beta C_f} \qquad \text{usually} \quad \gg 1$$

\*Note: 2-port analysis ignores the feedforward path and therefore does not get the zero

# Dynamic Error (no zero)



Assume switch onresistance contribution to settling is negligible

### **Dynamic Settling Error**

# **Dynamic Settling Error (single pole)**

| $\boldsymbol{\varepsilon}_{d}$ | $t_s/	au$ |
|--------------------------------|-----------|
| 1%                             | 4.6       |
| 0.1%                           | 6.9       |
| 0.01%                          | 9.2       |
| 10 <sup>-6</sup>               | 13.8      |

### Amplifier Bandwidth versus *f*<sub>s</sub>

| $\mathcal{E}_d$  | $f_{-3dB}/f_s$ |
|------------------|----------------|
| 1%               | 1.5            |
| 0.1%             | 2.2            |
| 0.01%            | 2.9            |
| 10 <sup>-6</sup> | 4.4            |

# **Static Settling Error**



# Example

$$C_s = 4 \mathrm{pF}$$
  $C_f = 1 \mathrm{pF}$   $C_x = 1 \mathrm{pF}$   $g_m r_o = 6000$ 

#### **Dynamic Error (with zero)**



• Instant response to step determined by capacitive feed-forward

$$A(s) = \frac{V_o(s)}{V_i(s)} = -\frac{C_s}{C_f} \frac{1 - s \frac{C_f}{g_m}}{1 + s \frac{C_{Ltot}}{\beta g_m}}$$
$$z = +\frac{g_m}{C_f} \qquad p = -\frac{\beta g_m}{C_{Ltot}}$$

#### **Step Response with Zero**

$$v_{o,step}(t) = -V_{step} \cdot G_i \left\{ 1 - \left(1 - \frac{p}{z}\right) e^{-t/\tau} \right\}$$



$$t_s = -\tau \cdot \ln \left\{ \varepsilon_d \left( 1 - \beta \frac{C_f}{C_f + C_L} \right) \right\}$$

#### **Advanced Analog Integrated Circuits**

# **Phase Margin**

Bernhard E. Boser University of California, Berkeley <u>boser@eecs.berkeley.edu</u>

Copyright © 2016 by Bernhard Boser

#### Cascode



### **Phase Margin**



#### **Step Response**



# **Relative Settling Error for** $f_{p2}/f_u = 3$



# **Settling Time versus** $f_{p2}/f_u$

 $\varepsilon_d = 0.1\%$ 



### Noise



#### **Advanced Analog Integrated Circuits**

# **Design Example**

Bernhard E. Boser University of California, Berkeley <u>boser@eecs.berkeley.edu</u>

Copyright © 2016 by Bernhard Boser

# **Design Example: Specification**

| Closed-loop gain (magnitude): | $A_{vo} := 2$                          |                                                         |
|-------------------------------|----------------------------------------|---------------------------------------------------------|
| Settling time:                | t <sub>s</sub> := 5ns                  | $f_{s\_max} := \frac{1}{2 \cdot t_s} = 100 \text{ MHz}$ |
| Dynamic settling accuracy:    | $\varepsilon_{\rm d} \coloneqq 0.02\%$ | - 5                                                     |
| Static settling accuracy:     | not specified (later)                  |                                                         |
| Dynamic range at output:      | $DR := 10^7$                           | $10 \cdot \log(DR) = 70$ dB                             |
| Supply voltage:               | $V_{dd} \coloneqq 1.8V$                |                                                         |
| Power:                        | minimum                                |                                                         |
|                               |                                        |                                                         |

# **Design: Gain & Feedback Factor**

| Sampling capacitance:               | C <sub>s</sub> := 4pF set by previo           | ous stage / iterate          |
|-------------------------------------|-----------------------------------------------|------------------------------|
| Feedback capacitance:               | $C_{f} \coloneqq \frac{C_{s}}{A_{vo}}$        | $C_f = 2 \cdot pF$           |
| "Maximum" input capacitance:        | $C_{x_{max}} \coloneqq 0.7 \cdot (C_s + C_f)$ | $C_{x_{max}} = 4.2 \cdot pF$ |
| Actual input capacitance (iterate): | $C_x := 0.7 pF$                               |                              |
| Feedback factor:                    | $\beta \coloneqq \frac{C_f}{C_f + C_s + C_x}$ | $\beta = 0.299$              |

# **Design: Dynamic Range**



# **Design: Settling**

Settling time (single pole, no slewing):

Settling time constant:

$$t_s \textbf{=} - \tau \cdot \ln \! \left[ \boldsymbol{\varepsilon}_d \cdot \left( 1 - \boldsymbol{\beta} \cdot \frac{\boldsymbol{C}_f}{\boldsymbol{C}_f + \boldsymbol{C}_L} \right) \right] \label{eq:ts}$$

$$\tau \coloneqq \frac{-t_{s}}{\ln \left[ \varepsilon_{d} \cdot \left( 1 - \beta \cdot \frac{C_{f}}{C_{f} + C_{L}} \right) \right]} = 574.854 \cdot ps$$

Settling time constant:

$$\tau = \frac{C_{\text{Ltot}}}{\beta \cdot g_{\text{m}}}$$
  $f_{\text{u}} \coloneqq \frac{1}{2 \cdot \pi \cdot \tau} = 276.862 \text{ MHz}$ 

Transconductance:

$$g_{\rm m} \coloneqq \frac{C_{\rm Ltot}}{\beta \cdot \tau} = 17.57 \cdot {\rm mS}$$

# **Design: Power Dissipation**

| Minimum cutoff frequency: | $f_{T} := \frac{1}{2 \cdot \pi} \cdot \frac{g_{m}}{C_{x}} = 3.995 \cdot GHz$                      |
|---------------------------|---------------------------------------------------------------------------------------------------|
| Channel length:           | $L_1 := 250 nm$                                                                                   |
| Current density:          | $V_{star} := 120 mV$                                                                              |
| Actual fT:                | $f_{T_actual} := 6GHz$ >? $f_T = 3.995 GHz$                                                       |
| Actual Cx (update):       | $C_{x\_actual} := \frac{g_m}{2 \cdot \pi \cdot f_{T\_actual}} = 0.466  \text{pF} \qquad \textbf{$ |
| Bias current:             | $I_d := \frac{g_m \cdot V_{star}}{2} = 1.054 \cdot mA$                                            |

#### **Could we go Faster?**

#### **Advanced Analog Integrated Circuits**

# **Gain Boosting**

Bernhard E. Boser University of California, Berkeley <u>boser@eecs.berkeley.edu</u>

Copyright © 2016 by Bernhard Boser

#### **Openloop Gain**

$$a_{vo} = g_m R_o$$

### **Openloop Gain**

$$a_{vo} = g_m R_o$$



### **Gain Boosting**



# **Gain Boosting**



- Use feedback to boost lowfrequency output resistance
- References
  - B. J. Hosticka, "Improvement of the gain of MOS amplifiers," JSSC, Dec. 1979, pp. 1111-4.
  - E. Sackinger and W. Guggenbuhl,
    "A high-swing high-impedance MOS cascode circuit", JSSC, Feb. 1990, pp. 289-298.
  - K. Bult, G. Geelen, "A fast-settling CMOS op-amp for SC circuits with 90-dB DC gain," JSSC, Dec. 1990, pp. 1379-84.

### **High Frequency Analysis**



### **Overall Amplifier Response**



Ref: M. Das, "Improved design criteria of gain boosted CMOS OTA with high-speed optimizations," IEEE CAS II, March 2002, pp. 204-7.

#### **Advanced Analog Integrated Circuits**

### **Pole-Zero Doublets**

Bernhard E. Boser University of California, Berkeley <u>boser@eecs.berkeley.edu</u>

Copyright © 2016 by Bernhard Boser

#### **Pole-Zero Doublets**

Ref: Y. Kamath, R. G. Meyer, and P. R. Gray, "Relationship between frequency response and settling time of operational amplifiers," *IEEE J. Solid-State Circuits*, pp. 347–352, Dec. 1974.

# **Doublet Settling**

• Amplifier model: replace G<sub>mo</sub> with

$$G_m(s) = G_{mo} \frac{1 + \frac{s}{\omega_z}}{1 + \frac{s}{\omega_p}}$$

Notation from Y. Kamath, R. G. Meyer, and P. R. Gray, "Relationship between frequency response and settling time of operational amplifiers," *IEEE J. Solid-State Circuits*, pp. 347–352, Dec. 1974.

# **Doublet Settling**

• Amplifier model: replace  $G_{mo}$  with

$$G_m(s) = G_{mo} \frac{1 + \frac{s}{\omega_z}}{1 + \frac{s}{\omega_p}} \qquad \text{with} \qquad \begin{array}{l} \omega_p = \beta \omega_{-3dB}, \quad \omega_{-3dB} \text{ is bandwidth of } T(s) \\ \omega_z = \frac{\omega_p}{\alpha} \\ \alpha = 1 + \varepsilon \quad \text{with} \quad |\varepsilon| << 1 \end{array}$$

Closed-loop response

Notation from Y. Kamath, R. G. Meyer, and P. R. Gray, "Relationship between frequency response and settling time of operational amplifiers," *IEEE J. Solid-State Circuits*, pp. 347–352, Dec. 1974.

#### **Doublet Step Response**

$$v_{o,step}(t) = -cV_{step}\left(1 + Ae^{-t\omega_{-3dB}} + Be^{-t\omega_{pp}}\right) \qquad \text{with} \qquad \begin{array}{l} A \cong -1 \\ B \cong \varepsilon \frac{\beta}{1 - \beta^2} \end{array}$$

#### **Doublet Example**



### **Gain Boosting – Doublets**